

128K Word x 8 Bit

CS18LV10243

## **Revision History**

| Rev. No. | <u>History</u>                        | <b>Issue Date</b> |
|----------|---------------------------------------|-------------------|
| 2.0      | Initial issue with new naming rule    | Jan.10, 2005      |
| 2.1      | Add a new 32L WSON-8x8x0.75mm package | Aug.12, 2005      |



128K Word x 8 Bit

CS18LV10243

#### **■** GENERAL DESCRIPTION

The CS18LV10243 is a high performance; high speed and super low power CMOS Static Random Access Memory organized as 131,072 words by 8bits and operates from a wide range of 2.7 to 3.6V supply voltage. Advanced CMOS technology and circuit techniques provide high speed, super low power features and maximum access time of 55/ 70ns in 3.0V operation. Easy memory expansion is provided by an active LOW chip enable inputs (/CE1, CE2) and active LOW output enable (/OE).

The CS18LV10243 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The CS18LV10243 is available in JEDEC standard 32-pin sTSOP (8x13.4 mm), TSOP (8x20mm), TSOP (II) (400mil), SOP (450 mil) and WSON (8x8 mm) packages.

#### FEATURES

- Wide operation voltage: 2.7 ~ 3.6V
- Ultra low power consumption : 2mA@1MHz (Max.) , Vcc=3.0V,

0.20 uA (Typ.) CMOS standby current

- > High speed access time: 55/70ns.
- > Automatic power down when chip is deselected.
- Three state outputs and TTL compatible.
- Data retention supplies voltage as low as 1.5V.
- Easy expansion with (/CE1, CE2) and /OE options.

## ■ Product Family

| Part No.      | Operating<br>Temp | Standby (Typ.)<br>(Vcc = 3.0V) | Vcc.<br>Range | Speed<br>(ns) | Package Type |
|---------------|-------------------|--------------------------------|---------------|---------------|--------------|
|               |                   |                                |               |               | 32L SOP      |
| CS18LV10243   | 0~70°C            | 0.2uA                          |               |               | 32L STSOP 1  |
|               |                   |                                | 2.7~3.6       | 55/ 70        | 32L TSOP 1   |
| C3 16LV 10243 |                   |                                | 2.1~5.0       | 55/70         | 32L TSOP 2   |
|               | -40~85°C          | 0.3uA                          |               |               | 32L WSON     |
|               |                   |                                |               |               | Dice         |



128K Word x 8 Bit

CS18LV10243

#### PIN CONFIGURATIONS





#### **■ FUNCTIONAL BLOCK DIAGRAM**





128K Word x 8 Bit

CS18LV10243

## **■ PIN DESCRIPTIONS**

|           | Туре   | Function                                                                    |
|-----------|--------|-----------------------------------------------------------------------------|
| Name      |        |                                                                             |
| A0 – A16  | Input  | Address inputs for selecting one of the 131,072 x 8 bit words in the RAM    |
|           |        | /CE1 is active LOW and CE2 is active HIGH. Both chip enables must be        |
|           |        | active when data read from or write to the device. If either chip enable is |
| /CE1, CE2 | Input  | not active, the device is deselected and in a standby power down mode.      |
|           |        | The DQ pins will be in high impedance state when the device is              |
|           |        | deselected.                                                                 |
|           |        | The Write enable input is active LOW. It controls read and write            |
| /WE       | Input  | operations. With the chip selected, when /WE is HIGH and /OE is LOW,        |
| /**       | iliput | output data will be present on the DQ pins, when /WE is LOW, the data       |
|           |        | present on the DQ pins will be written into the selected memory location.   |
|           |        | The output enable input is active LOW. If the output enable is active       |
| /OE       | Input  | while the chip is selected and the write enable is inactive, data will be   |
| /OL       | iliput | present on the DQ pins and they will be enabled. The DQ pins will be in     |
|           |        | the high impedance state when /OE is inactive.                              |
| DQ0~DQ7   | I/O    | These 8 bi-directional ports are used to read data from or write data into  |
| ושט~טעו   | 20     | the RAM.                                                                    |
| Vcc       | Power  | Power Supply                                                                |
| Gnd       | Power  | Ground                                                                      |
| NC        |        | No connection                                                               |

## **■ TRUTH TABLE**

| MODE     | /CE1 | CE2 | /WE | /OE | DQ0~7            | Vcc Current                            |  |
|----------|------|-----|-----|-----|------------------|----------------------------------------|--|
| Standby  | Н    | Х   | Х   | Х   | High Z           | I <sub>CCSB</sub> , I <sub>CCSB1</sub> |  |
| Otariaby | Х    | L   | Х   | Х   | r ngn z          | ICCSB, ICCSB1                          |  |
| Output   | ı    | Н   | Н   | Н   | High 7           | 1                                      |  |
| Disable  | L    | П   | П   | П   | High Z           | I <sub>CC</sub>                        |  |
| Read     | L    | Η   | Н   | Ĺ   | D <sub>OUT</sub> | I <sub>CC</sub>                        |  |
| Write    | L    | Н   | Ĺ   | Х   | D <sub>IN</sub>  | I <sub>CC</sub>                        |  |



128K Word x 8 Bit

CS18LV10243

## ■ ABSOLUTE MAXIMUM RATINGS (1)

| Symbol            | Parameter                            | Rating          | Unit |
|-------------------|--------------------------------------|-----------------|------|
| $V_{TERM}$        | Terminal Voltage with Respect to GND | -0.5 to Vcc+0.5 | V    |
| T <sub>BIAS</sub> | Temperature Under Bias               | -40 to +125     | οС   |
| T <sub>STG</sub>  | Storage Temperature                  | -60 to +150     | οС   |
| P <sub>T</sub>    | Power Dissipation                    | 1.0             | W    |
| I <sub>OUT</sub>  | DC Output Current                    | 20              | mA   |

<sup>1.</sup>Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **■ OPERATING RANGE**

| Range      | Ambient Temperature | Vcc         |
|------------|---------------------|-------------|
| Commercial | 0~70°C              | 2.7V ~3.6V  |
| Industrial | -40~85°C            | 2.7V ~ 3.6V |

<sup>1.</sup> Overshoot: Vcc +2.0V in case of pulse width  $\leq$ 20ns.

- 2. Undershoot: 2.0V in case of pulse width  $\leq$  20ns.
- 3. Overshoot and undershoot are sampled, not 100% tested.

## ■ CAPACITANCE (1) (TA = 25°C, f = 1.0 MHz)

| Symbol          | Parameter                | Conditions           | MAX. | Unit |
|-----------------|--------------------------|----------------------|------|------|
| C <sub>IN</sub> | Input Capacitance        | V <sub>IN</sub> =0V  | 6    | pF   |
| $C_{DQ}$        | Input/Output Capacitance | V <sub>I/O</sub> =0V | 8    | pF   |

<sup>1.</sup> This parameter is guaranteed and not tested.

5



128K Word x 8 Bit

CS18LV10243

## ■ DC ELECTRICAL CHARACTERISTICS (TA = 0° ~70°C, Vcc = 3.0V)

| Name               | Parameter                                       | Test Condition                                                                                                          | MIN  | TYP (1) | MAX     | Unit |
|--------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|---------|---------|------|
| V <sub>IL</sub>    | Guaranteed Input Low<br>Voltage <sup>(2)</sup>  | Vcc=3.0V                                                                                                                | -0.5 |         | 0.8     | ٧    |
| V <sub>IH</sub>    | Guaranteed Input High<br>Voltage <sup>(2)</sup> | Vcc=3.0V                                                                                                                | 2.2  |         | Vcc+0.5 | V    |
| I <sub>IL</sub>    | Input Leakage Current                           | V <sub>CC</sub> =MAX, V <sub>IN</sub> =0 to V <sub>CC</sub>                                                             | -1   |         | 1       | uA   |
| I <sub>OL</sub>    | Output Leakage Current                          | $V_{CC}$ =MAX, /CE1= $V_{Ih}$ , or CE2= $V_{IL}$ , or /OE= $V_{Ih}$ , or /WE= $V_{IL}$ $V_{IO}$ =0V to $V_{CC}$         | -1   |         | 1       | uA   |
| V <sub>OL</sub>    | Output Low Voltage                              | V <sub>CC</sub> =MAX, I <sub>OL</sub> =2.1mA                                                                            |      |         | 0.4     | ٧    |
| V <sub>OH</sub>    | Output High Voltage                             | V <sub>CC</sub> =MIN, I <sub>OH</sub> = -1.0mA                                                                          | 2.4  |         |         | ٧    |
| Icc                | Operating Power Supply Current                  | /CE1= $V_{IL}$ , $I_{DQ}$ =0mA,<br>F= $F_{MAX}$ =1/ $t_{RC}$                                                            |      |         | 25      | mA   |
| I <sub>CCSB</sub>  | TTL Standby Supply                              | /CE1=V <sub>IH</sub> , I <sub>DQ</sub> =0mA,                                                                            |      |         | 0.5     | mA   |
| I <sub>CCSB1</sub> | CMOS Standby Current                            | /CE1 $\ge$ V <sub>CC</sub> -0.2V, CE2= 0.2V, V <sub>IN</sub> $\ge$ V <sub>CC</sub> -0.2V or V <sub>IN</sub> $\le$ 0.2V, |      | 0.2     | 3       | uA   |

- 1. Typical characteristics are at  $TA = 25^{\circ}C$ .
- 2. These are absolute values with respect to device ground and all overshoots due to system or tester notice are included.
- 3. Fmax =  $1/t_{RC}$ .



128K Word x 8 Bit

CS18LV10243

## ■ DATA RETENTION CHARACTERISTICS (TA = 0° ~70°C)

| Name             | Parameter                          | Test Condition                                                                                              | MIN                 | TYP (1) | MAX | Unit |
|------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|---------|-----|------|
| $V_{DR}$         | V <sub>CC</sub> for Data Retention | /CE1 $\ge$ V <sub>CC</sub> -0.2V, V <sub>IN</sub> $\ge$ V <sub>CC</sub> -0.2V or V <sub>IN</sub> $\le$ 0.2V | 1.5                 |         |     | ٧    |
|                  | Data Retention Current             | /CE1 $\ge$ V <sub>CC</sub> -0.2V, V <sub>CC</sub> =1.5V                                                     |                     | 0.1     | 2   |      |
| ICCDR            |                                    | $V_{IN}{\ge}V_{CC}$ -0.2V or $V_{IN}{\le}0.2V$                                                              |                     | 0.1     | 2   | uA   |
| _                | Chip Deselect to Data              |                                                                                                             | 0                   |         |     | 20   |
| T <sub>CDR</sub> | Retention Time                     | Refer to Retention Waveform                                                                                 | O                   |         |     | ns   |
| 4                | Operation Recovery                 | iverer to iverention waveloni                                                                               | t (2)               |         | ·   | 20   |
| t <sub>R</sub>   | Time                               |                                                                                                             | t <sub>RC</sub> (2) |         |     | ns   |

 $<sup>1.</sup>TA = 25^{\circ}C$ 

## ■ LOW Vcc DATA RETENTION WAVEFORM (1) (/CE1 Controlled)



## ■ LOW Vcc DATA RETENTION WAVEFORM (2) (CE2 Controlled)



<sup>2.</sup> t<sub>RC</sub>= Read Cycle Time



CS18LV10243

128K Word x 8 Bit

### **■** AC TEST CONDITIONS

| Input Pulse Levels        | Vcc/0V        |
|---------------------------|---------------|
| Input Rise and Fall Times | 5ns           |
| Input and Output Timing   | 0.5Vcc        |
| Reference Level           | 0.5000        |
| Output Load               | See FIGURE 1A |
| Output Load               | and 1B        |

#### **■ KEY TO SWITCHING WAVEFORMS**

| WAVEFORMS | INPUTS                                | OUTPUTS                                    |
|-----------|---------------------------------------|--------------------------------------------|
|           | MUST BE STEADY                        | MUST BE STEADY                             |
|           | MAY CHANGE<br>FROM H TO L             | WILL BE CHANGE FROM H<br>TO L              |
|           | MAY CHANGE<br>FROM L TO H             | WILL BE CHANGE FROM L<br>TO H              |
|           | DON'T CARE ANY<br>CHANGE<br>PERMITTED | CHANGE STATE<br>UNKNOWN                    |
|           | DOES NOT APPLY                        | CENTER LINE IS HIGH<br>IMPEDANCE OFF STATE |

#### ■ AC TEST LOADS AND WAVEFORMS





**TERMINAL EQUIVALENT** 

 $667\Omega$ 



128K Word x 8 Bit

CS18LV10243

# ■ AC ELECTRICAL CHARACTERISTICS (TA = 0° ~70°C; Vcc=3.0V) < READ CYCLE >

| JEDEC             | Symbol                          | Description                        | -5  | 55  | -7  | 70  | Unit |
|-------------------|---------------------------------|------------------------------------|-----|-----|-----|-----|------|
| Name              | Syllibol                        | Description                        | MIN | MAX | MIN | MAX |      |
| t <sub>AVAX</sub> | t <sub>RC</sub>                 | Read Cycle Time                    | 55  |     | 70  |     | ns   |
| t <sub>AVQV</sub> | t <sub>AA</sub>                 | Address Access Time                |     | 55  |     | 70  | ns   |
| t <sub>ELQV</sub> | t <sub>ACE</sub>                | Chip Select Access Time            |     | 55  |     | 70  | ns   |
| t <sub>GLQV</sub> | t <sub>OE</sub>                 | Output Enable to Output Valid      |     | 25  |     | 35  | ns   |
| t <sub>ELQX</sub> | t <sub>CLZ</sub> <sup>(5)</sup> | Chip Select to Output Low Z        | 10  |     | 10  |     | ns   |
| t <sub>GLQX</sub> | t <sub>OLZ</sub> <sup>(5)</sup> | Output Enable to Output in Low Z   | 5   |     | 5   |     | ns   |
| t <sub>EHQZ</sub> | t <sub>CHZ</sub> <sup>(5)</sup> | Chip Deselect to Output in High Z  | 0   | 20  | 0   | 25  | ns   |
| t <sub>GHQZ</sub> | t <sub>OHZ</sub> <sup>(5)</sup> | Output Disable to Output in High Z | 0   | 20  | 0   | 25  | ns   |
| t <sub>AXOX</sub> | t <sub>OH</sub>                 | Address Change to Out Disable      | 10  |     | 10  |     | ns   |

## ■ SWITCHING WAVEFORMS (READ CYCLE)

READ CYCLE 1 [1,2,4]



READ CYCLE 2 [1,3,4]





CS18LV10243

128K Word x 8 Bit

READ CYCLE 3 [1,4]



#### NOTES:

- 1. /WE is high in read Cycle.
- 2. Device is continuously selected when /CE1 =  $V_{IL}$  and CE2= $V_{IH.}$
- 3. Address valid prior to or coincident with /CE1 transition low and /or CE2 transition high.
- 4.  $/OE = V_{IL}$ .
- 5. Transition is measured  $\pm 500$ mV from steady state with  $C_L$  = 5pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested.

# ■ AC ELECTRICAL CHARACTERISTICS (TA = 0° ~70°C; Vcc=3.0V) < WRITE CYCLE >

| JEDEC              | Symbol          | Description                   | -5  | 55  | -7  | 70  | Unit  |
|--------------------|-----------------|-------------------------------|-----|-----|-----|-----|-------|
| Name               | Syllibol        | Description                   | MIN | MAX | MIN | MAX | Oiiit |
| t <sub>AVAX</sub>  | t <sub>wc</sub> | Write Cycle Time              | 55  |     | 70  |     | ns    |
| t <sub>E1LWH</sub> | t <sub>cw</sub> | Chip Select to End of Write   | 45  |     | 60  |     | ns    |
| t <sub>AVWL</sub>  | t <sub>AS</sub> | Address Setup Time            | 0   |     | 0   |     | ns    |
| t <sub>AVWH</sub>  | t <sub>AW</sub> | Address Valid to End of Write | 45  |     | 60  |     | ns    |
| t <sub>WLWH</sub>  | t <sub>WP</sub> | Write Pulse Width             | 40  |     | 50  |     | ns    |
| t <sub>WHAX</sub>  | <b>t</b> WR     | Write Recovery Time           | 0   |     | 0   |     | ns    |



#### 128K Word x 8 Bit

## CS18LV10243

| t <sub>WLQZ</sub>   | t <sub>WHZ</sub> <sup>(10)</sup> | Write to Output in High Z             |    | 20 |    | 20 | ns |
|---------------------|----------------------------------|---------------------------------------|----|----|----|----|----|
| t <sub>DVWH</sub>   | t <sub>DW</sub>                  | Data to Write Time Overlap            | 25 |    | 30 |    | ns |
| t <sub>WHDX</sub>   | t <sub>DH</sub>                  | Data Hold for Write End               | 0  |    | 0  |    | ns |
| t <sub>GHQZ</sub>   | t <sub>OHZ</sub> <sup>(10)</sup> | Output Disable to Output in<br>High Z | 0  | 30 | 0  | 30 | ns |
|                     | (10)                             | - C                                   |    |    |    |    |    |
| $\mathbf{t}_{WHOX}$ | t <sub>ow</sub> (10)             | End of Write to Output Active         | 5  |    | 5  |    | ns |

## ■ SWITCHING WAVEFORMS (WRITE CYCLE)

WRITE CYCLE1 (Write Enable Controlled)





128K Word x 8 Bit

CS18LV10243

WRITE CYCLE2 (Chip Enable Controlled)



#### NOTES:

- 1. T<sub>AS</sub> is measured from the address valid to the beginning of write.
- 2. The internal write time of the memory is defined by the overlap of /CE1 and CE2 active and /WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write.
- 3. T<sub>WR</sub> is measured from the earlier of /CE1 or /WE going high or CE2 going low at the end of write cycle.
- 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
- 5. If the /CE1 low transition or CE2 high transition occurs simultaneously with the /WE low transitions or after the /WE transition, output remain in a high impedance state.
- 6. /OE is continuously low (/OE =  $V_{IL}$ ).
- 7. D<sub>OUT</sub> is the same phase of write data of this write cycle.
- 8. D<sub>OUT</sub> is the read data of next address.



128K Word x 8 Bit

CS18LV10243

- 9. If /CE1 is low and CE2 is high during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
- 10. Transition is measured  $\pm 500$ mV from steady state with  $C_L$  = 5pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested.
- 11. T<sub>CW</sub> is measured from the later of /CE1 going low or CE2 going high to the end of write.

#### ORDER INFORMATION



Note: Package material code "R" meets ROHS

CS18LV10243

#### ■ PACKAGE DIMENSIONS - 32L SOP 450 mil











**SECTION A-A** 

| SYI  | MBOL | А     | A1    | A2     | b     | b1    | С     | c1    | D      | Е      | E1     | е     | L     | L1    | у     | Θ   |
|------|------|-------|-------|--------|-------|-------|-------|-------|--------|--------|--------|-------|-------|-------|-------|-----|
|      | Min. | 2.645 | 0.102 | 2.540  | 0.35  | 0.35  | 0.15  | 0.15  | 20.320 | 11.176 | 13.792 | 1.118 | 0.584 | 1.194 | _     | 0°  |
| mm   | Nom. | 2.821 | 0.229 | 2.680  | ı     | ı     | I     | -     | 20.447 | 11.303 | 14.097 | 1.270 | 0.834 | 1.397 | -     | -   |
|      | Max. | 2.997 | 0.356 | 2.820  | 0.50  | 0.46  | 0.32  | 0.28  | 20.574 | 11.430 | 14.402 | 1.422 | 1.084 | 1.600 | 0.1   | 10° |
|      | Min. | 0.104 | 0.004 | 0.1000 | 0.014 | 0.014 | 0.006 | 0.006 | 0.800  | 0.440  | 0.543  | 0.044 | 0.023 | 0.047 | 1     | 0°  |
| inch | Nom. | 0.111 | 0.009 | 0.1055 | ı     | ı     | I     | I     | 0.805  | 0.445  | 0.555  | 0.050 | 0.033 | 0.055 | -     | -   |
|      | Max. | 0.118 | 0.014 | 0.1110 | 0.020 | 0.018 | 0.012 | 0.011 | 0.810  | 0.450  | 0.567  | 0.056 | 0.043 | 0.063 | 0.004 | 10° |



CS18LV10243

#### **■ PACKAGE DIMENSIONS: 32L STSOP 1-8x13.4mm**



| SYI<br>UNIT | MBOL | А      | A1    | A2    | م     | b1    | U     | ⊂1    | D     | E     | e     | HD    | L      | L1     | У     | Θ  |
|-------------|------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|-------|----|
|             | Min. | 1.00   | 0.05  | 0.95  | 0.17  | 0.17  | 0.10  | 0.10  | 11.70 | 7.90  | 0.40  | 13.20 | 0.40   | 0.70   | -     | 0° |
| mm          | Nom. | 1.10   | 0.10  | 1.00  | 0.22  | 0.20  | ı     | -     | 11.80 | 8.00  | 0.50  | 13.40 | 0.50   | 0.80   | -     | -  |
|             | Max. | 1.20   | 0.15  | 1.05  | 0.27  | 0.23  | 0.21  | 0.16  | 11.90 | 8.10  | 0.60  | 13.60 | 0.70   | 0.90   | 0.1   | 8* |
|             | Min. | 0.0393 | 0.002 | 0.037 | 0.007 | 0.007 | 0.004 | 0.004 | 0.461 | 0.311 | 0.016 | 0.520 | 0.0157 | 0.0275 | 1     | 0° |
| inch        | Nom. | 0.0433 | 0.004 | 0.039 | 0.009 | 0.008 | -     | -     | 0.465 | 0.315 | 0.020 | 0.528 | 0.0197 | 0.0315 | -     | -  |
|             | Max. | 0.0473 | 0.006 | 0.041 | 0.011 | 0.009 | 0.008 | 0.006 | 0.469 | 0.319 | 0.024 | 0.536 | 0.0277 | 0.0355 | 0.004 | 8* |



CS18LV10243

## **■ PACKAGE DIMENSIONS: 32L TSOP 1-8x20mm**



| SYI  | MBOL |        |       |       |       |       |       |       | _     | _     |       |       |        |        |       | _  |
|------|------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|-------|----|
| UNIT |      | A      | A1    | A2    | Ø     | b1    | U     | ⊂1    | D     | E     | e     | HD    |        | L1     | У     | Θ  |
|      | Min. | 1.00   | 0.05  | 0.95  | 0.17  | 0.17  | 0.10  | 0.10  | 18.30 | 7.90  | 0.40  | 19.80 | 0.40   | 0.70   | 1     | 0° |
| mm   | Nom. | 1.10   | 0.10  | 1.00  | 0.22  | 0.20  | -     | -     | 18.40 | 8.00  | 0.50  | 20.00 | 0.50   | 0.80   | 1     | -  |
|      | Max. | 1.20   | 0.15  | 1.05  | 0.27  | 0.23  | 0.21  | 0.16  | 18.50 | 8.10  | 0.60  | 20.20 | 0.70   | 0.90   | 0.1   | 8° |
|      | Min. | 0.0393 | 0.002 | 0.037 | 0.007 | 0.007 | 0.004 | 0.004 | 0.720 | 0.311 | 0.016 | 0.779 | 0.0157 | 0.0275 | -     | 0° |
| inch | Nom. | 0.0433 | 0.004 | 0.039 | 0.009 | 0.008 | -     | -     | 0.724 | 0.315 | 0.020 | 0.787 | 0.0197 | 0.0315 | 1     | -  |
|      | Max. | 0.0473 | 0.006 | 0.041 | 0.011 | 0.009 | 0.008 | 0.006 | 0.728 | 0.319 | 0.024 | 0.795 | 0.0277 | 0.0355 | 0.004 | 8° |



CS18LV10243

## **■ PACKAGE DIMENSIONS: 32L TSOP 2-400mil**



| 1,2, | /MBOL |       |       |       |       |       |      |       |       |       |       |              |       |              |              |       |      |              |       |  |
|------|-------|-------|-------|-------|-------|-------|------|-------|-------|-------|-------|--------------|-------|--------------|--------------|-------|------|--------------|-------|--|
| UNIT |       | A     | A1    | A2    | b     | b1    | C    | ⊂1    | D     | E     | E1    | е            | L     | L1           | L2           | R     | R1   | ZD           | Y     |  |
|      | Min.  | _     | 0.05  | 0.95  | 0.30  | 0.30  | 0.12 | 0.10  | 20.82 | 11.56 | 10.03 |              | 0.40  |              |              | 0.12  | 0.12 |              | -     |  |
| mm   | Nom.  | _     | 0.10  | 1.00  | _     | 0.40  | -    | 0.127 | 20.95 | 11.76 | 10.16 | 1.27<br>bsc  | 0.50  | 0.25<br>bsc  | 0.8<br>ref   | -     | -    | 0.95<br>ref  | _     |  |
|      | Max.  | 1.20  | 0.15  | 1.05  | 0.52  | 0.45  | 0.21 | 0.16  | 21.08 | 11.96 | 10.29 |              | 0.60  | 1            |              | 0.25  | -    | ,            | 0.10  |  |
|      | Min.  | _     | 0.002 | 0.037 | 0.012 | 0.012 |      |       | 0.820 |       |       |              | 0.016 |              |              | 0.005 |      |              | -     |  |
| inch | Nom.  | _     | 0.004 | 0.039 | -     | 0.016 | _    | 0.005 | 0.825 | 0.463 | 0.400 | 0.050<br>bsc | 0.020 | 0.010<br>bsc | 0.031<br>ref | -     | -    | 0.037<br>ref | _     |  |
|      | Max.  | 0.047 | 0.006 | 0.042 | 0.020 | 0.018 |      |       |       |       |       |              | 0.024 |              |              | 0.010 | -    |              | 0.004 |  |

CS18LV10243

## **■ PACKAGE DIMENSIONS: 32L WSON-8x8mm**



| UNIT |      | Α    | A1   | b    | С    | D    | D2   | E    | E2   | ω    | L    | У     |
|------|------|------|------|------|------|------|------|------|------|------|------|-------|
|      | Min. | 0.70 | 0.00 | 0.15 | 0.19 | 7.90 | 5.95 | 7.90 | 5.95 | ı    | 0.55 | 0.00  |
| mm   | Nom. | 0.75 | 0.02 | 0.20 | 0.20 | 8.00 | 6.00 | 8.00 | 6.00 | 0.50 | 0.60 | _     |
|      | Max. | 0.80 | 0.05 | 0.25 | 0.25 | 8.10 | 6.05 | 8.10 | 6.05 | ı    | 0.65 | 0.075 |